

# સરદાર વલ્લભભાઈ રાષ્ટ્રીય પ્રૌદ્યોગિકી સંસ્થા, સુરત सरदार वल्लभभाई राष्ट्रीय प्रौद्योगिकी संस्थान, सूरत SARDAR VALLABHBHAI NATIONAL INSTITUTE OF TECHNOLOGY, SURAT



# (An Institute of National Importance, Established under NITSER Act by Ministry of Education, Govt. of India)

# Training Programme on VLSI Design, Semiconductor Process Technology, and Packaging



## Organized by



Department of Electronics Engineering Sardar Vallabhbhai National Institute of Technology, Surat, Gujarat In association with Suchi Semicon

#### **Important Dates:**

Last Date to Register: 01/05/2025 Date of Confirmation: 15/05/2025 Commencement of Course: 26/05/25



SVNIT Surat, in association with Suchi Semicon, is going to organize a training program on **VLSI Design**, **Semiconductor Process Technology, and Packaging** in Offline Mode. This program aims to develop specialized manpower in VLSI Design, Semiconductor Process Technology, and Packaging in line with India Semiconductor Mission. In addition, hands-on training in the cutting-edge area of chip design, semiconductor processing, and packaging.

#### Highlights of the course:

- Free Course
- Semiconductor Fab Lab Hands-on
- Expert Lecture and Demo of Semiconductor Packaging
- Industrial Visit: Semiconductor Fab and Packaging
- Government Certificate
- Job Counseling Sessions
- EDA Tool support under C2S programme

#### **Eligibility:**

- B.Tech: 6 semester onwards
- M.Sc: Second Year onwards
- Pursuing M.Tech/PhD in relevant areas
- Faculty members working in relevant area

#### Duration: 06 Weeks

Food and accommodation may be availed at institute hostels on a payment basis.

Limited no of seats: 25

#### **Course Coordinators:**

Dr. Deepak Joshi: d.joshi@eced.svnit.ac.in, Dr. Vivek Garg: vivekg@eced.svnit.ac.in, Dr. Abbisbak Asbarya: abbisbak@eced.svnit.a









हे इतेक्ट्रॉनिकी एवं सूचना प्रौद्योगिकी मंत्रालय MINISTRY OF ELECTRONICS AND INFORMATION TECHNOLOGY a









## सरदार वલ्લભભાઈ રાષ્ટ્રીય પ્રૌદ્યોગિકી સંસ્થા, સુરત सरदार वल्लभभाई राष्ट्रीय प्रौद्योगिकी संस्थान, सूरत SARDAR VALLABHBHAI NATIONAL INSTITUTE OF TECHNOLOGY, SURAT





## **Outline of the Program**

| S. No |                | Торіс                      | <b>Duration and Timings</b> |
|-------|----------------|----------------------------|-----------------------------|
| 1     |                | Semiconductor Process      | 3 Weeks                     |
|       |                | Technology 1               | Monday to Friday            |
|       | Semiconductor  | Semiconductor Process      | Lectures: 3 Hours           |
|       | Technology and | Technology 2 (Hands-On)    | Lab: 3 Hours                |
|       | Packaging      | Semiconductor Packaging    | Industry Visit (1-2 Days)   |
| 2     | Design         | Analog Circuit Design      | 3 Weeks                     |
|       |                | Digital Circuit and System | Monday to Friday            |
|       |                | Design                     | Lectures: 3 Hours           |
|       |                | SOC, ASIC Design and       | Lab: 3 Hours                |
|       |                | Verification               |                             |

### Session

- Daily 6-hr sessions
  9:30 am 12:30 pm IST, 2:30 pm 5:30 pm IST
- 3-hr lab sessions (2:30 pm 5:30 pm IST)
- Short take-home quiz to reinforce the most important concepts taught in the day

## Additional Benefits:

- Assignments to supplement lectures with hands-on experiments on EDA tools
- Sessions by Industry Leaders from top VLSI and EDA companies
- Summative quiz to assess learning
- Interaction with Industry leaders
- Semiconductor Fab Lab Hands-on
- Expert Lecture and Demo of Semiconductor Packaging
- Industrial Visit: Semiconductor Fab and Packaging









